











## TPD4E05U06-Q1, TPD1E05U06-Q1

SLVSCO7C -AUGUST 2014-REVISED SEPTEMBER 2017

# TPDxE05U06-Q1 1 and 4 Channel ESD Protection Diodes for SuperSpeed (Up to 6 Gbps) Interface

#### 1 Features

- AEC-Q101 Qualified
  - Device HBM Classification Level H3B
  - Device CDM Classification Level C5
  - Device Temperature Range: –40°C to +125°C
- IEC 61000-4-2 Level 4 ESD Protection (See the ESD Ratings—IEC Specification Table)
  - ±12-kV Contact Discharge
  - ±15-kV Air Gap Discharge
- IEC 61000-4-4 EFT Protection
  - 80 A (5/50 ns)
- IEC 61000-4-5 Surge Protection
  - 2.5 A (8/20 µs)
- I/O Capacitance 0.42 pF to 0.5 pF (Typical)
- DC Breakdown Voltage 6.4 V (Minimum)
- Ultra Low Leakage Current 10 nA (Maximum)
- Low ESD Clamping Voltage (14 V at 5-A TLP)
- · Easy Flow-Through Routing Packages

## 2 Applications

- End Equipment
  - Head Unit
  - Rear Seat Entertainment
  - Telematics
  - USB Hub
  - Navigation Module
  - Media Interface

## TPD4E05U06-Q1 Simplified Schematic



- Interfaces
  - USB 2.0
  - USB 3.0
  - HDMI 1.4/2.0
  - LVDS
  - DisplayPort
  - SIM Card

## 3 Description

The TPDxE05U06-Q1 is a family of unidirectional Transient Voltage Suppressor (TVS) Electrostatic Discharge (ESD) protection diodes with ultra-low capacitance. They are rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 level 4 international standard. The ultra-low loading capacitance makes these devices ideal for protecting any high-speed signal applications up to 6 Gbps.

These devices are also available without automotive qualification: TPDxE05U06.

#### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE   | BODY SIZE (NOM)   |  |  |
|---------------|-----------|-------------------|--|--|
| TPD4E05U06-Q1 | USON (10) | 2.50 mm × 1.00 mm |  |  |
| TPD1E05U06-Q1 | X1SON (2) | 0.60 mm x 1.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### TPD4E05U06-Q1 Block Diagram





# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes                            |
|---|--------------------------------------|--------------------------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation 1                     |
| 3 | Description 1                        | 8.1 Application Information 1                          |
| 4 | Revision History2                    | 8.2 Typical Application 1                              |
| 5 | Pin Configuration and Functions3     | 9 Layout 1:                                            |
| 6 | Specifications4                      | 9.1 Layout Guidelines1                                 |
| • | 6.1 Absolute Maximum Ratings 4       | 9.2 Layout Example1                                    |
|   | 6.2 ESD Ratings—AEC Specification    | 10 Device and Documentation Support 13                 |
|   | 6.3 ESD Ratings—IEC Specification    | 10.1 Documentation Support                             |
|   | 6.4 Recommended Operating Conditions | 10.2 Receiving Notification of Documentation Updates 1 |
|   | 6.5 Thermal Information              | 10.3 Related Links 1                                   |
|   | 6.6 Electrical Characteristics5      | 10.4 Community Resources                               |
|   | 6.7 Typical Characteristics 6        | 10.5 Trademarks1                                       |
| 7 | Detailed Description 8               | 10.6 Electrostatic Discharge Caution 1                 |
| - | 7.1 Overview 8                       | 10.7 Glossary 1                                        |
|   | 7.2 Functional Block Diagram 8       | 11 Mechanical, Packaging, and Orderable                |
|   | 7.3 Feature Description 8            | Information 1                                          |
|   |                                      |                                                        |

# 4 Revision History

| Changes from Revision A (August 2014) to Revision B                                                                                                | Page             |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Added 1-channel (TPD1E05U06-Q1) package                                                                                                            | 1                |
| Added DPY package information in <i>Thermal Information</i> table                                                                                  | 4                |
| Added DPY package Dynamic resistance in <i>Electrical Characteristics</i> table                                                                    | 5                |
| Added DPY package Line capacitance in <i>Electrical Characteristics</i> table                                                                      | 5                |
| Changes from Revision B (August 2016) to Revision C  Changed DPY Package pin configuration in the <i>Pin Configuration and Functions</i> section . | Page             |
| Changed DF F Fackage pin configuration in the Fin Configuration and Functions section.                                                             |                  |
| Changes from Original (August 2014) to Revision A                                                                                                  | Page             |
| <ul> <li>Added (See the ESD Ratings—IEC Specification Table) to Feature: IEC 61000-4-2 Level</li> </ul>                                            | 4 ESD Protection |

Submit Documentation Feedback

Copyright © 2014–2017, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



#### DQA Package 10-Pin USON Top View



#### Pin Functions TPD1E05U06-Q1 DPY

| PIN |      | TYPE   | DESCRIPTION                          |  |
|-----|------|--------|--------------------------------------|--|
| NO. | NAME | ITPE   | DESCRIPTION                          |  |
| 1   | I/O  | I/O    | ESD Protected Channel <sup>(1)</sup> |  |
| 2   | GND  | Ground | Ground; Connect to ground            |  |

(1) Place as close to the connector as possible.

## Pin Functions TPD4E05U06-Q1 DQA

|             | PIN  | TYPE   | DESCRIPTION                                                                                 |  |
|-------------|------|--------|---------------------------------------------------------------------------------------------|--|
| NO.         | NAME | ITPE   | DESCRIPTION                                                                                 |  |
| 1           | D1+  | I/O    | ESD Protected Channel <sup>(1)</sup>                                                        |  |
| 2           | D1-  | I/O    | ESD Protected Channel <sup>(1)</sup>                                                        |  |
| 4           | D2+  | I/O    | ESD Protected Channel (1)                                                                   |  |
| 5           | D2-  | I/O    | SD Protected Channel <sup>(1)</sup>                                                         |  |
| 6, 7, 9, 10 | NC   | NC     | Not Connected; Used for optional straight-through routing. Can be left floating or grounded |  |
| 3, 8        | GND  | Ground | Ground; Connect to ground                                                                   |  |

(1) Place as close to the connector as possible.



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                           |                                                        | MIN | MAX | UNIT |
|---------------------------|--------------------------------------------------------|-----|-----|------|
| Electrical fast transient | IEC 61000-4-4 (5/50 ns)                                |     | 80  | Α    |
|                           | IEC 61000-4-5 Current (tp – 8/20 μs)                   |     | 2.5 | Α    |
| Peak pulse                | IEC 61000-4-5 Power (tp – 8/20 μs) - TPD4E05U06-Q1 (3) |     | 40  | W    |
|                           | IEC 61000-4-5 Power (tp – 8/20 μs) - TPD1E05U06-Q1 (3) |     | 30  | W    |
| T <sub>A</sub>            | Operating temperature                                  | -40 | 125 | °C   |
| T <sub>stg</sub>          | Storage temperature                                    | -65 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings—AEC Specification

|                    |                             |                                                         | VALUE | UNIT |
|--------------------|-----------------------------|---------------------------------------------------------|-------|------|
| M                  | Floatroatatic discharge (1) | Human-body model (HBM), per AEC Q100-002 <sup>(2)</sup> | ±8000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge (1) | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device.

## 6.3 ESD Ratings—IEC Specification

|        |   |                                                     | VALUE  | UNIT |
|--------|---|-----------------------------------------------------|--------|------|
| V(ESD) |   | IEC 61000-4-2 contact discharge - TPD4E05U06-Q1 (1) | ±12000 |      |
|        | Ğ | IEC 61000-4-2 contact discharge - TPD1E05U06-Q1     | ±12000 | V    |
|        |   | IEC 61000-4-2 air-gap discharge                     | ±15000 |      |

<sup>(1)</sup> Measured at 25°C, per IEC 61000.4.2 Ed. 2.0 Section 7.2.4.

## 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|          |                                | MIN | MAX | UNIT |
|----------|--------------------------------|-----|-----|------|
| $V_{IO}$ | Input pin voltage              | 0   | 5.5 | V    |
| $T_A$    | Operating free-air temperature | -40 | 125 | °C   |

#### 6.5 Thermal Information

|                      |                                              | TPD1E05U06-Q1 | TPD4E05U06-Q1 |      |
|----------------------|----------------------------------------------|---------------|---------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DPY (X1SON)   | DQA (USON)    | UNIT |
|                      |                                              | 2 PINS        | 10 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 697.3         | 327           | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 471           | 189.5         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 575.9         | 257.7         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 175.7         | 60.9          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 575.1         | 257           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> Voltages are with respect to GND unless otherwise noted.

<sup>(3)</sup> Measured at 25°C

<sup>(2)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



## 6.6 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETE           | R                | TEST CONDIT                                                                                         | TIONS                        | MIN | TYP  | MAX  | UNIT |
|---------------------------------|--------------------|------------------|-----------------------------------------------------------------------------------------------------|------------------------------|-----|------|------|------|
| INPUT – OUT                     | PUT RESISTA        | ANCE             |                                                                                                     |                              |     |      |      |      |
| V <sub>RWM</sub>                | Reverse star       | nd-off voltage   | I <sub>IO</sub> < 10 μA                                                                             |                              |     |      | 5.5  | V    |
| $V_{BR}$                        | Break-down         | voltage          | I <sub>IO</sub> = 1 mA                                                                              |                              | 6.4 |      | 8.7  | V    |
|                                 |                    |                  | $I_{PP} = 1 \text{ A, TLP, from I/O to GND}^{(1)}$                                                  | 1)                           |     | 10   |      |      |
| V                               | Claren velter      |                  | $I_{PP} = 5 \text{ A}$ , TLP, from I/O to GND <sup>(1)</sup>                                        | 1)                           |     | 14   |      | V    |
| $V_{CLAMP}$                     | Clamp voltage      |                  | $I_{PP} = 1$ A, TLP, from GND to I/O <sup>(1)</sup>                                                 | 1)                           |     | 3    |      | V    |
|                                 |                    |                  | $I_{PP} = 5 \text{ A}$ , TLP, from GND to $I/O^{(1)}$                                               | 1)                           |     | 7.5  |      |      |
| I <sub>LEAK</sub>               | Leakage cur        | rent             | V <sub>IO</sub> = 2.5 V                                                                             |                              |     | 1    | 10   | nA   |
|                                 | Dynamic resistance | DDV ===l====     | I/O to GND <sup>(2)</sup>                                                                           |                              |     | 0.8  |      |      |
| Б                               |                    | DPY package      | GND to I/O <sup>(2)</sup>                                                                           |                              |     | 0.7  |      |      |
| $R_{DYN}$                       |                    | DOA naskana      | I/O to GND <sup>(2)</sup>                                                                           |                              |     | 0.96 |      | Ω    |
|                                 |                    | DQA package      | GND to I/O <sup>(2)</sup>                                                                           |                              |     | 0.9  |      |      |
| CAPACITAN                       | CE                 |                  |                                                                                                     |                              |     |      |      | •    |
|                                 | Line consist       |                  | $V_{IO} = 2.5 \text{ V}, f = 1 \text{ MHz}, I/O \text{ to}$                                         | TPD1E05U06-Q1<br>DPY package |     | 0.42 |      |      |
| C <sub>L</sub>                  | Line capacitance   |                  | GND                                                                                                 | TPD4E05U06-Q1<br>DQA package |     | 0.5  |      | pF   |
| $\Delta$ C <sub>IO-TO-GND</sub> | Variation of i     | nput capacitance | GND Pin = 0 V, f = 1 MHz, V <sub>BIAS</sub> = 2.5 V,<br>Channel x pin to GND – channel y pin to GND |                              |     | 0.05 | 0.08 | pF   |
| C <sub>CROSS</sub>              | Channel to c       | channel input    | GND Pin = 0 V, f = 1 MHz, V <sub>BIAS</sub> channel pins                                            | = 2.5 V, between             |     | 0.04 | 0.08 | pF   |

Transition line pulse with 100 ns width, 200 ps rise time. Extraction of  $R_{DYN}$  using least squares fit of TLP characteristics between I = 5 A and I = 10 A.



## 6.7 Typical Characteristics





## **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The TPDxE05U06-Q1 is a family of unidirectional TVS ESD protection diode arrays with ultra-low capacitance between 0.42 pF and 0.5 pF. They are rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 level 4 international standard (12-kV contact, 15-kV air gap). The ultra-low loading capacitance makes them ideal for protecting any high-speed signal applications up to 6 Gbps.

## 7.2 Functional Block Diagram



Figure 9. TPD4E05U06-Q1 Block Diagram



Figure 10. TPD1E05U06-Q1 Block Diagram

#### 7.3 Feature Description

#### 7.3.1 AEC-Q101 Qualification

These devices are qualified to AEC-Q101 standards. They pass HBM H3B (±8 kV) and CDM C5 (±1 kV) ESD ratings and are qualified to operate from -40°C to +125°C.

## 7.3.2 IEC 61000-4-2 Level 4 ESD Protection

The I/O pins can withstand ESD events up to ±12-kV contact and ±15-kV air. An ESD-surge clamp diverts the current to ground.

## 7.3.3 IEC 61000-4-4 EFT Protection

The I/O pins can withstand an electrical fast transient burst of up to 80 A (5/50 ns waveform, 4 kV with  $50-\Omega$  impedance). An ESD-surge clamp diverts the current to ground.



## Feature Description (continued)

#### 7.3.4 IEC 61000-4-5 Surge Protection

The I/O pins can withstand surge events up to 2.5 A and 40 W (8/20 µs waveform). An ESD-surge clamp diverts this current to ground.

#### 7.3.5 I/O Capacitance

The capacitance between each I/O pin to ground is 0.5 pF. These capacitances support data rates up to 5 Gbps.

### 7.3.6 DC Breakdown Voltage

The DC breakdown voltage of each I/O pin is a minimum of 6.4 V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of 5 V.

## 7.3.7 Ultra-Low Leakage Current

The I/O pins feature an ultra-low leakage current of 10 nA (Maximum) with a bias of 2.5 V.

#### 7.3.8 Low ESD Clamping Voltage

The I/O pins feature an ESD clamp that is capable of clamping the voltage to 10 V (IPP = 1 A).

## 7.3.9 Easy Flow-Through Routing

The layout of this device makes it simple and easy to add protection to an existing layout. The packages offers flow-through routing, requiring minimal modification to an existing layout.

#### 7.4 Device Functional Modes

The TPDxE05U06-Q1 are passive integrated circuits that triggers when voltages are above  $V_{BR}$  or below the lower diodes  $V_f$  (-0.6 V). During ESD events, voltages as high as  $\pm 15$  kV (air) can be directed to ground via the internal diode network. When the voltages on the protected line fall below the trigger levels of TPDxE05U06-Q1 (usually within 10s of nano-seconds) the devices reverts to passive.

Copyright © 2014–2017, Texas Instruments Incorporated



## Application and Implementation

#### 8.1 Application Information

The TPD4E05U06-Q1 is a diode type TVS which is typically used to provide a path to ground for dissipating ESD events on hi-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low R<sub>DYN</sub> of the triggered TVS holds this voltage, V<sub>CLAMP</sub>, to a safe level for the protected IC.

#### 8.2 Typical Application



Copyright @ 2016, Texas Instruments Incorporated

Figure 11. HDMI 1.4 Application

## 8.2.1 Design Requirements

For this design example, two TPD4E05U06-Q1 devices, and a TPD5S116 are being used in an HDMI 1.4 application. This provides a complete port protection scheme.

Given the HDMI 1.4 application, the parameters in Table 1 are known.

**Table 1. Design Parameters** 

| DESIGN PARAMETER                   | VALUE      |
|------------------------------------|------------|
| Signal range on pins 1, 2, 4, or 5 | 0 V to 5 V |
| Operating frequency                | 1.7 GHz    |

#### 8.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer needs to know the following:

- Signal range on all the protected lines
- Operating frequency



## 8.2.2.1 Signal Range on Pin 1, 2, 4, or 5

The TPD4E05U06-Q1 has 4 identical protection channels for signal lines. The symmetry of the device provides flexibility when selecting which of the 4 I/O channels protect which signal lines. Any I/O will support a signal range of 0 to 5.5 V.

#### 8.2.2.2 Operating Frequency

The TPD4E05U06-Q1 has a capacitance of 0.5 pF (Typical), supporting HDMI 1.4 data rates.

## 8.2.3 Application Curve



Figure 12. 3.4 Gbps HDMI Eye Diagram



## 9 Layout

## 9.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- · Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

## 9.2 Layout Example

This application is typical of an HDMI 1.4 layout.



Figure 13. TPD4E05U06-Q1 Layout



## 10 Device and Documentation Support

## 10.1 Documentation Support

#### 10.1.1 Related Documentation

For related documentation see the following:

- TPD1E05U06-Q1 Evaluation Module User's Guide
- Reading and Understanding an ESD Protection Datasheet
- ESD Layout Guide
- TPD4E05U06DQA EVM User's Guide

## 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 10.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS         | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------------|----------------|--------------|---------------------|---------------------|---------------------|--|
| TPD4E05U06-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| TPD1E05U06-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |  |

## 10.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 10.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 10.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback

Copyright © 2014–2017, Texas Instruments Incorporated



## PACKAGE OPTION ADDENDUM

8-Sep-2017

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPD1E05U06QDPYRQ1 | ACTIVE | X1SON        | DPY     | 2    | 10000   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | 40             | Samples |
| TPD4E05U06QDQARQ1 | ACTIVE | USON         | DQA     | 10   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | BRH            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





8-Sep-2017

#### OTHER QUALIFIED VERSIONS OF TPD1E05U06-Q1, TPD4E05U06-Q1:

● Catalog: TPD1E05U06, TPD4E05U06

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Jan-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    |       | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD1E05U06QDPYRQ1 | X1SON           | DPY                | 2  | 10000 | 180.0                    | 9.5                      | 0.72       | 1.12       | 0.43       | 2.0        | 8.0       | Q1               |
| TPD4E05U06QDQARQ1 | USON            | DQA                | 10 | 3000  | 180.0                    | 8.4                      | 1.3        | 2.83       | 0.65       | 4.0        | 8.0       | Q1               |

www.ti.com 25-Jan-2018



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| TPD1E05U06QDPYRQ1 | X1SON        | DPY             | 2    | 10000 | 189.0       | 185.0      | 36.0        |
| TPD4E05U06QDQARQ1 | USON         | DQA             | 10   | 3000  | 213.0       | 191.0      | 35.0        |



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.C. SON (Small Outline No-Lead) package configuration.



# DQA (R-PUSON-N10)

#### PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.C. SON (Small Outline No-Lead) package configuration.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.